# 반도체 소자 측정 및 분석기법

Ch.2 Carrier and Doping Density

Dept. of Electrical Engineering, POSTECH
Prof. Rock-Hyun Baek

#### 2.1 Introduction

#### • Measurement of 'carrier density' and 'doping density'

- carrier density: C-V, spreading resistance, Hall effect
- doping density: secondary ion mass spectrometry (SIMS)

#### 2.2 Capacitance-Voltage (C-V)

#### 2.2.1 Differential Capacitance

- ① Schottky barrier diode, one-sided junction (p $^+$ n or n $^+$ p)  $\leftarrow$  sample type
  - C-V technique: width of a reverse-biased space-charge region (scr) depends on the applied voltage

i.e., dc bias V produces a space-charge region of width W

- differential or small signal capacitance in Fig.2.1(b)

$$C = \frac{dQ_m}{dV} = -\frac{dQ_s}{dV}$$

(2.1)

dQ<sub>m</sub>: metal charges

dQ<sub>s</sub>: semiconductor charges

Small-signal (AC) → response time

DC → operating region







Fig. 2.1 (a) A reverse-biased Schottky diode, and (b) the doping density and majority carrier density profiles in the depletion approximation.

# 2.2.1 Differential Capacitance

Semiconductor charge

$$Q_{s} = qA \int_{0}^{W} (p - n + N_{D}^{+} - N_{A}^{-}) dx \approx -qA \int_{0}^{W} N_{A} dx$$
 (2.2)

• From (2.1) and (2.2),

- $C = -\frac{dQ_S}{dV} = qA \frac{d}{dV} \int_0^W N_A dx = qA N_A(W) \frac{dW}{dV}$  [F]
- Capacitance of a reverse-biased junction at parallel plate capacitor

$$C = \frac{K_S \varepsilon_0 A}{W}$$

(2.4) 
$$\frac{dC}{dV} = -\frac{K_S \varepsilon_0 A}{W^2} \frac{dW}{dV}$$

Differentiating (2.4) with V and substituting dW/dV into (2.3)

$$N_A(W) = -\frac{C^3}{qK_S\varepsilon_0 A^2 dC/dV} = \frac{2}{qK_S\varepsilon_0 A^2 d(1/C^2)/dV}$$
 (2.5)

- $\rightarrow$  'doping density' is obtained from the slope dC/dV of a C-V curve or from the slope d(1/C<sup>2</sup>)/dV of 1/C<sup>2</sup>-V curve
- 2 MOS capacitor
  - space charge region width, W excluding dielectric capacitance

$$W = K_{S} \varepsilon_{0} A(\frac{1}{c} - \frac{1}{c_{ox}})$$

(2.7)

C<sub>ov</sub>: oxide capacitance

# 2.2.1 Differential Capacitance

• 'Differential capacitance-voltage profiling technique' determines the 'carrier density profile', not the doping density Actually measured is an apparent or effective carrier density

$$p(W) = -\frac{C^3}{qK_S\varepsilon_0 A^2 dC/dV} = \frac{2}{qK_S\varepsilon_0 A^2 d(1/C^2)/dV} \qquad (2.8)$$

$$W = \frac{K_S\varepsilon_0 A}{C}$$

- d(1/C²)/dV is preferred than dC/dV
  - at d(1/C<sup>2</sup>)/dV, it is immediately obvious that the carrier density is not uniform with a discontinuity at around 3V





Fig. 2.3 (a) C-V and  $1/C^2-V$  curves of a Si  $n^+p$  diode, (b) p(x)-W profile.

# 2.2.1 Debye length L<sub>D</sub>

■ Debye length: the distance over which a charge imbalance is neutralized by majority carriers under steady-state or equilibrium conditions

$$L_D = \sqrt{\frac{kTK_S\varepsilon_0}{q^2(p+n)}} \tag{2.11}$$



**Fig. 2.4** A schematic representation of the doping and majority carrier density profiles of a non-uniformly doped layer. (a) zero-biased junction, (b) reverse-biased junction showing the doping density profile, the majority carrier profiles in the depletion approximation and the actual majority carrier profiles for two reverse-bias voltages.

 Relationship between the measured majority carrier density and the doping density<sup>16</sup>

$$N_A = p(x) - \frac{kTK_S\varepsilon_0}{q^2} \frac{d}{dx} \left( \frac{1}{p(x)} \frac{dp(x)}{dx} \right)$$
 (2.12)

# 2.2.3 Maximum-Minimum MOS-C Capacitance

- 'Max-min capacitance method' is useful for 'uniformly doped substrates' but not accurate for non-uniform doping densities
- interface traps play no role in this measurement if gate voltage is sufficiently high for the device to be in strong inversion

#### ■ The general MOS-C capacitance

$$C = \frac{C_{ox}C_{s}}{C_{ox} + C_{s}}$$
 (2.15)  $C_{s} = K_{s} \varepsilon_{0} A/W$ : semiconductor capacitance

$$W = W_{inv} = \sqrt{\frac{2K_S \varepsilon_0 \phi_{S,inv}}{qN_A}}$$
 (2.16a)

$$W = W_{2\emptyset F} = \sqrt{\frac{2K_{\mathcal{S}}\varepsilon_0 2\emptyset_F}{qN_A}}$$
 (2.16b)

 $\phi_{s,inv}$ : surface potential in strong inversion,  $2\phi_F < \phi_{s,inv} < 2\phi_F + 4kT/q$ 

#### • (2.15) and (2.16b) lead to

assuming uniform doping
$$N_A = \frac{4\phi_F}{qK_S\varepsilon_0 A^2} \frac{C_{2\phi_F}^2}{\left(1 - C_{2\phi_F}/C_{ox}\right)^2} \tag{2.17}$$

$$V_A = \frac{4\phi_F}{aK_0\epsilon_0 A^2} \frac{C_{inv}^2}{(1-C_0/C_0)^2} = \frac{4\phi_F}{aK_0\epsilon_0 A^2} \frac{R^2C_{0x}^2}{(1-R)^2}$$
(2.18)

$$R=C_{inv}/C_{ox}$$



Fig. 2.9  $C-V_G$  curve for an SiO<sub>2</sub>/Si MOS capacitor.  $N_A=10^{17}$  cm<sup>-3</sup>,  $t_{ox}=10$  nm,  $A=5\times 10^{-4}$  cm<sup>2</sup>.



# Deep depletion and Quasi-Fermi level

#### Quasi-Fermi levels, E<sub>fn</sub> and E<sub>fp</sub>

- **Definition:** the separated Fermi levels for  $e^-$  and  $h^+$  due to slow generation-recombination process is inefficient to establish equilibrium between electrons and holes  $(pn=n_i^2)$ .
- The gradient of e<sup>-</sup> quasi-Fermi potential drives the electron current, and the gradient of h<sup>+</sup> quasi-Fermi potential drives the hole current.



$$n = n_i e^{(E_{fn} - E_i)/kT}$$
$$p = n_i e^{(E_i - E_{fp})/kT}$$

$$pn = n_i^2 e^{q(\phi_p - \phi_n)/kT} < n_i^2$$

# 2.2.3 Doping density of Poly-Si gate

- Doping density of poly-Si gate can be determined by the C<sub>inv</sub>/C<sub>max</sub> method
  - source/drain/substrate form one continuous n-layer (MOSFET → MOSCAP)
  - gate voltage is applied above the threshold voltage
- it takes a 'significant gate voltage' to invert the gate and the gate oxide may break down before inversion is reached





Fig. 2.11 (a) MOSFET connection to determine the doping density of the gate, (b) resulting C-V curve calculated,  $N_D = 5 \times 10^{19} \text{ cm}^{-3}$ ,  $t_{ox} = 10 \text{ nm}$ .



# 2.2.4 Integral Capacitance (1/2)

- 'Integral capacitance technique'<sup>50</sup>
  - integrating a portion of the pulsed MOS-C C-V curve to obtain a 'partial implant dose  $P_{\Phi}$ '.
  - chosen dose includes the doping density between  $x=x_1$  and  $x=x_2$  and contains most of the implanted layer

$$P_{\emptyset} = \int_{x1}^{x2} N_A(x) dx = \frac{1}{qA} \int_{V_1}^{V_2} C dV$$
 (2.20) calculated Charge difference,  $\Delta Q$ 



- 'projected range R or implant depth' at the density peak

$$R = t_{ox} + \frac{1}{P_{\emptyset}} \int_{x1}^{x2} x N_{A}(x) dx = \frac{K_{S} \varepsilon_{0}}{q P_{\emptyset}} (V_{2} - V_{1}) + (1 - K_{S}/K_{ox}) t_{ox} \qquad (2.21)$$
calculated

# 2.2.4 Integral Capacitance (2/2)

- Another MOS capacitor integral<sup>51</sup> gives the implanted dose (Fig.2.12)
  - but gap (Fig.2.12(b)) between extracted C-V of deep depletion(by different C-V including L<sub>D</sub> effect, symbols) vs. simulated C-V(by integral C-V, lines)
  - → just simple integration C-V<sub>G</sub> doesn't yield the true doping densities
  - to increase the accuracy of  $\Delta Q$ ,  $P_{\Phi}$  in integral technique
  - 1  $\Delta\textbf{Q}$  is obtained by integrating the deep depletion C-V  $_{\text{G}}$  curve
    - completely eliminating inversion charge effect
  - ②  $P_{\Phi}$  by integrating the two C-V<sub>G</sub> (**ref and test**) curves at the same accumulation capacitances to the same deep-depletion capacitance



Fig. 2.12 (a) Deep depletion  $C-V_G$  curves as a function of boron ion implant dose at 40 keV into p-Si substrates,  $t_{ox} = 4.1$  nm, (b) doping profiles determined by conventional C-V profiling (symbols) and simulation (lines). The "bulk" curve in (a) is for the unimplanted substrate. After ref. 51.



# 2.3 Current-Voltage (I-V)

#### Limitation of differential capacitance(0.1-1 MHz)

- small-geometry MOSFETs difficult to measure C-V because the capacitance is extremely small

#### 2.3.1 'Substrate voltage(V<sub>SR</sub>)-gate voltage(V<sub>GS</sub>) method'<sup>66-67</sup>

- V<sub>SB</sub> forces the space-charge region under the gate to extend into the substrate
- inversion charge density is held constant, approximated by a constant I<sub>D</sub>, by adjusting V<sub>GS</sub> whenever V<sub>SB</sub> is changed

$$p(W) = \frac{K_{ox}\varepsilon_0}{qK_S t_{ox}^2} \frac{d^2 V_{SB}}{dV_{GS}^2}$$
 (2.25) 
$$W = \frac{K_S \varepsilon_0}{C_{ox}} \frac{d V_{SB}}{dV_{GS}}$$
 (2.26)

When  $V_{GS}$  is changed, the op amp adjusts it output voltage  $(V_{SB})$  to maintain  $I_D = I_1 = const.$ 



When  $V_{SB}$  is changed, the output of the op amp gives the threshold voltage( $V_{GS}$ ) directly. Typically  $I_1 \approx 1 \mu A = const.$ 

Fig. 2.15 Operational amplifier circuit for (a) the MOSFET substrate/gate voltage method, (b) the MOSFET threshold voltage method.



# 2.3 Current-Voltage (I-V)

#### 2.3.2 'Threshold voltage method' 73-75

- the threshold voltage is measured as a function of substrate bias( $V_{SB} > 0$  for nFET),

$$V_{T} = V_{FB} + 2\emptyset_{F} + \frac{\sqrt{2qK_{S}\varepsilon_{0}N_{A}(2\emptyset_{F} + V_{SB})}}{C_{ox}} = N_{A} = \frac{\gamma^{2}C_{ox}^{2}}{2qK_{S}\varepsilon_{0}} \qquad (2.28)$$

Function of 
$$N_A$$

$$\gamma = \sqrt{\frac{(2qK_S\varepsilon_0N_A)}{C_{ox}}} / C_{ox}$$

$$\phi_F = (kT/q)\ln(N_A/n_i)$$
(2.27)



#### - iteration to obtain doping density N<sub>A</sub> profile

- ① plot  $V_T$  versus  $(2\emptyset_F + V_{SB})^{1/2}$  using  $2\emptyset_F = 0.6V$
- ② take the slope  $\gamma$  and find  $N_A$
- ③ find new  $\emptyset_F$  → replot ①

- profile depth

$$W = \sqrt{\frac{2K_S\varepsilon_0(2\phi_F + V_{SB})}{qN_A}}$$
 (2.29)



Figure 3.14. Threshold-voltage variation with reverse substrate bias for two-uniform substrate doping concentrations.

### 2.4 Measurement errors and precautions

#### 2.4.1 Debye Length making measurement errors

- Debye Length: 'mobile majority carriers' do not follow the profile of the 'dopant atoms' if the dopant density profile varies spatially over <u>distances less than the Debye length</u>
- majority carriers are more smeared out than the dopant atoms
- $\rightarrow$  inability to profile closer than about 3L<sub>D</sub> from the surface using MOS devices

#### Dopant profiling depth limitations

- W<sub>BD</sub>: upper profile depth limit by semiconductor <u>bulk breakdown</u>
- W<sub>ov</sub>: zero-bias scr width of <u>Schottky diodes or pn junction</u>
- 3L<sub>D</sub>: Debye Length limitation <u>from MOSCAP or MOSFET surface</u>
- > providing the dose and energy limits of Si and III-V



**Fig. 2.17** Spatial profiling limits. The "3  $L_D$ " line is the lower limit for conventional MOS-C profiling, the zero bias " $W_{0V}$ " line is the lower limit for pn and Schottky diode profiling, and the " $W_{BD}$ " line is the upper profile limit governed by bulk breakdown.



# 2.4 C-V measurement equipment

#### Agilent 4284A LCR meter

- test frequency range: 20Hz to 1MHz

- accuracy:  $\pm 0.01\%$ 



#### R, accuracy

When  $D_x$  (measured D value)  $\leq 0.1$ 

Rs accuracy is given as

$$X_x \times D_a$$
 [ $\Omega$ ]

$$X_x = 2 \pi f L_x = \frac{1}{2 \pi f C_x}$$

where:

 $X_x = \text{Measured X value } [\Omega]$ 

Cx = Measured C value [F]

L, = Measured L value [H]

 $D_a = \text{Absolute D accuracy}$ 

f = Test frequency [Hz]

#### Relative Accuracy

Relative accuracy includes stability, temperature coefficient, linearity, repeatability, and calibration interpolation error. Relative accuracy is specified when all of the following conditions are satisfied:

- 1. Warm-up time: ≥ 30 minutes
- 2. Test cable length: 0 m, 1 m, 2 m, or 4 m (Agilent 16048 A/B/D/E)

For 2 m or 4 m cable length operation, test signal voltage and test frequency are set according to Figure 1-1. (2 m and 4 m cable can only be used when Option 4284A-006 is installed.)



Figure 1-1. Test signal voltage and test frequency upper limits to apply relative accuracy to 2 m and 4 m cable length operation

- 3. OPEN and SHORT corrections have been performed. calibration
- 4. Bias current isolation: Off

(For accuracy with bias current isolation, refer to supplemental performance characteristics.)

- Test signal voltage and DC bias voltage are set according to Figure 1-2.
- 6. The optimum measurement range is selected by matching the DUT's impedance to the effective measuring range. (For example, if the DUT's impedance is  $50~\mathrm{k}\Omega$ , the optimum range is the  $30~\mathrm{k}\Omega$  range.)

Range 1: Relative accuracy can apply.

Range 2: The limits applied for relative accuracy differ according to the DUT's DC resistance. Three dotted lines show the upper limits when the DC resistance is 10  $\Omega$ , 100  $\Omega$  and 1 k $\Omega$ .



Figure 1-2. Test signal voltage and DC bias voltage upper limits apply for relative accuracy

[ref] Agilent 4284A Data sheet

# 2.4 C-V measurement equipment

#### DC Bias Settling Time (DC - operation region)

When DC bias is set to on, add the settling time listed in the following table to the measurement time. This settling time does not include the DUT charge time.

| Test frequency $(f_m)$                     | Bias current isola<br>On | ation<br>Off |
|--------------------------------------------|--------------------------|--------------|
| $20 \text{ Hz} \le f_m < 1 \text{ kHz}$    | 210 ms                   | 20 ms        |
| $1 \text{ kHz} \le f_m < 10 \text{ kHz}$   | 70 ms                    | 20 ms        |
| $10 \text{ kHz} \le f_m \le 1 \text{ MHz}$ | 30 ms                    | 20 ms        |

Sum of DC bias settling time plus DUT (capacitor) charge time is shown in the following figure.



Figure 1-6. Measurement time

It seems that 4284 is not able to measure deep depletion, because sum of DC bias settling time and DUT charge time is too slow (>10ms).

#### Measurement Time (AC - small signal)

Typical measurement times from the trigger to the output of EOM at the handler interface. (EOM: end of measurement)

| Integration |         | Test frequency |        |        |
|-------------|---------|----------------|--------|--------|
| time        | 100 Hz  | 1 kHz          | 10 kHz | 1 MHz  |
| SHORT       | 270 ms  | 40 ms          | 30 ms  | 30 ms  |
| MEDIUM      | 400 ms  | 190 ms         | 180 ms | 180 ms |
| LONG        | 1040 ms | 830 ms         | 820 ms | 820 ms |



[ref] Agilent 4284A Data sheet



# 2.4 C-V measurement principle (1/2)

#### 2.4.2 Series Resistance

- 'pn or Schottky diode' consists of a junction capacitance C, a junction conductance G, and a series resistance  $r_s$
- G governs the junction leakage current
- $r_s$  depends on the bulk wafer resistivity and on the contact resistances



$$C_P = \frac{C_{cont} \operatorname{target}}{(1 + r_s G)^2 + (\omega r_s C)^2}; \quad G_P = \frac{G(1 + r_s G) + r_s (\omega C)^2}{(1 + r_s G)^2 + (\omega r_s C)^2}$$
 (2.32)

(c) series equivalent circuit (measured, no r<sub>s</sub> term in C<sub>s</sub>)

$$C_S = C 1 + (G/\omega C)^2$$
;  $R_S = r_S + \frac{1}{G[1 + (\omega C/G)^2]}$  (2.33)

Fig. 2.18 (a) Actual circuit, (b) parallel equivalent circuit, and (c) series equivalent circuit for a pn or Schottky diode.

#### Determining C from series connected measurement @ two different frequency

-  $C_{S1}$  and  $C_{S2}$  are the measured capacitance at frequency  $\omega_1$  and  $\omega_2$ 

$$C = \frac{\omega_2^2 C_{S2} - \omega_1^2 C_{S1}}{\omega_2^2 - \omega_1^1}$$
 (2.34)

# 2.4 C-V measurement principle (2/2)



Fig. 2.19  $C_S$  and  $C_P$  versus G as a function of  $r_s$ . C = 100 pF, f = 1 MHz.

- ullet C<sub>s</sub> is independent of the series resistance  $r_s$ , whereas C<sub>P</sub> depends strongly on  $r_s$ 
  - series equivalent circuit is the one to use for capacitance measurement if r<sub>s</sub> is suspected
  - what is the purpose of  $C_p$ ? Cross-checking  $r_s$  existance
- Quality factor Q for a parallel circuit defined by  $Q = \omega C/G$ , true capacitance to be measured for  $Q \ge 5$  ex)  $Q = \omega C/G \sim 5 \times 10^6 \times 100 \times 10^{-12} / 10^{-4} = 5$
- In MOS structure, however, high gate leakage current distorts measured capacitance C<sub>s</sub> or C<sub>p</sub>

# In real device, series resistance and capacitance (parasitic)

- small area

- large area

- large impedance

- small impedance

PN or Schottky Diode (dc current flow is necessary) vs. MOS-C (dc current flow is not necessary)



Fig. 2.20 Equivalent circuits with series resistance and capacitance for (a) front and rear Schottky contacts, (b) front Schottky and rear oxide contact, and (c) front and rear oxide contacts. The elements within the rectangles represent the intrinsic device.

- (a) Front(Schottky contact)-Rear(Schottky contact)  $\rightarrow$  dc current flow  $\rightarrow$  dc doping profile (o)
- (b) Front(Schottky contact)-Rear(Oxide contact)  $\rightarrow$  no dc current flow  $\rightarrow$  dc doping profile (x)
- (c) Front(Oxide contact)-Back(Oxide contact)  $\rightarrow$  no dc current flow  $\rightarrow$  C-V doesn't require dc current

# In real device, series resistance from back contact

- Differential capacitance (1/C² vs. V) method to obtain carrier density profile
- 1/C² distorted by series resistance(r<sub>s</sub>), to reduce r<sub>s</sub> ...
  - Fig.2.20(a), np or schottky diode: metallic back contact is required, vacuum of chuck to reduced resistance
  - Fig.2.20(c), MOS device
  - : leave the oxide on the back surface,
  - i.e large-area capacitive back contact  $(C_b >> C_{ox})$

#### ■ Doping profile adjustment<sup>81</sup>

- measured density and depth increase with series resistance

$$N_{A.meas} = \frac{N_A}{1 - (\omega r_s C)^4}$$
 (2.35)

$$W_{meas} = W[1 + (\omega r_s C)^2] \qquad (2.36)$$



Fig. 2.21  $1/C^2$  versus voltage curves for *n*-Si wafers with  $A = 3.14 \times 10^{-2}$  cm<sup>2</sup>, t = 640  $\mu$ m,  $N_D \sim 5 \times 10^{14}$  cm<sup>-3</sup>. Curve (a): front and back Al Schottky contacts, (b): front Au/Pd Schottky and back Au/Sb ohmic contacts. After Mallik et al., ref. 80.



Fig. 2.22 Measured dopant profiles for a GaAs epitaxial layer on a semi-insulating substrate. The series resistance was obtained by placing resistors in series with the device. Reprinted after ref. 81 by permission of IEEE (© 1975, IEEE).

# 2.4.3 Minority Carriers in C-V

#### Minority Carriers

#### on 'reverse-biased Schottky barrier or pn junction diode'

- scr width remains constant as a function of time
- thermally generated e<sup>-</sup> and h<sup>+</sup> pairs are swept out of scr and leave through the ohmic contact of device
  - → probing depth W is **not effected** by minority carrier

#### Minority Carriers

#### on 'deep-depleted MOS capacitance'

- thermally generated minority carrier drift to form inversion
- device is unable to remain in deep depletion
- → probing depth W is **effected** by minority carrier
- Fig.2.23(b) differential capacitance vs. max-min capacitance
- method to prevent minority carrier generation
   liquid N<sub>2</sub> and collected by reverse-biased junction



re 2.55. Schematic energy-band diagrams illustrating the flow of electrons in an n-type Schottky diode.

(a) At thermal equilibrium, there is an equal and opposite flow of electrons. (b) At forward bias, there is a net flow of electrons from the silicon into the metal. For simplicity of illustration, barrier-lowering effect is not shown.



Fig. 2.23 (a) Equilibrium  $C-V_G$  curve of an MOS-C, (b) deep-depletion curves for (i) 5 V/s and (ii), (iii) 0.1 V/s sweep rates, (c) the carrier density profiles determined from (b).  $C_{ox} = 98$  pF,  $t_{ox} = 120$  nm. Courtesy of J.S. Kang, Arizona State University.

# 2.4.3 Interface Traps in MOSCAP C-V

- 'C-V stretched out' by interface trap
- Doping profiling can be corrected<sup>85</sup> by measuring the 'high-frequency capacitance  $C_{hf}$ ' and the 'low-frequency capacitance  $C_{lf}$ '

$$N_{A.corr} = \frac{1 - C_{lf}/C_{ox}}{1 - C_{hf}/C_{ox}} N_{A.uncorr}$$
 (2.37)

- Method to mitigate interface traps effecting on 'stretched out'
  - 1 pulsed MOS-C doping density profile technique, suggested modulation frequency of 30MHz
  - 2 device freeze-out



Fig. 6.21 Effect of  $D_{it}$  on MOS-C capacitance-voltage curves. (a) Theoretical high-frequency, (b) theoretical low-frequency and (c) experimental low-frequency curves. Gate voltage stress generated interface traps.

# 2.4.6 Deep Level Dopants/Traps

- The 'contribution of traps' is a complicated function of density, energy level of trap, sample temperature, frequency of ac voltage
- Traps is able to respond to sufficiently slowly changed reverse bias dc voltage
- Assuming
- deep-lying dopant atoms not fully ionized at the measurement temperature
- reverse bias V<sub>1</sub> has been applied for a sufficiently long time
- emission time constant,  $au_e$

$$\tau_e = \frac{\exp(\Delta E/kT)}{\sigma_n \nu_{th} N_v} \qquad (2.42)$$

 $\sigma_p$ : capture cross-section  $v_{th}$ : thermal velocity

 $N_v$ : effective density of states in the valence band

 $\tau_e$  < 1/ $\omega$  : holes emitted

 $\tau_e > 1/\omega$ : insufficient time to emit holes  $\omega = 2\pi f$ : ac cycle



Fig. 2.24 Band diagram of a reverse-biased Schottky diode showing complete ionization in the space-charge region (scr) but only partial ionization in the quasi-neutral region (qnr). (a)  $V = V_1$ , (b)  $V = V_1 + \Delta V$ .



# 2.5 Differential Hall Effect for carrier density

- The key feature of Hall measurements is the ability to determine carrier density, carrier type, and mobility
- Hall coefficient R<sub>H</sub><sup>95</sup> definition

$$R_H = \frac{r(p-b^2n)}{q(p+bn)^2}$$
 (2.45)

r: scattering factor (1 < r < 2), usually 1  $b: \mu_n/\mu_n$ 

- $\bigcirc$  p-type with p >> n,
  - $R_H = \frac{r}{an}$ (2.47)

(2) n-type with n >> p,

$$R_H = -\frac{r}{an} \tag{2.48}$$

(3) Hall coefficient determined by experiment

$$R_H = \frac{tV_H}{BI}$$

 $R_H = \frac{tV_H}{R_I}$  (2.46) t: sample thickness,  $V_H:$  Hall voltage, B: magnetic field, I: current

- Differential Hall Effect (DHE)<sup>103</sup>
  - sheet Hall coefficient ' $R_{Hsh} = V_H/BI'$ , and sheet conductance ' $G_{Hsh} = 1/R_{Hsh}$ ' must be measured repeatedly

$$p(x) = \frac{r(dH_{Hsh}/dx)^2}{qd(R_{Hsh}G_{Hsh}^2)/dx}$$
(2.54)

# 2.7 Secondary Ion Mass Spectrometry (SIMS)

- SIMS for 'dopant profiling'
  - removal of material from a solid by 'sputtering' and on 'analysis of the sputtered ionized species'
  - only the ionized atoms can be analyzed by passing them through an energy filter and a mass spectrometer
  - highest sensitivity: can detect all elements having dopant densities as low as 10<sup>14</sup> cm<sup>-3</sup>
  - depth resolution of 1 to 5nm, and can give lateral surface characterization on a scale of several microns
  - converting "secondary ion signal vs. time" to "impurity density vs. depth"
    - 1 standards of known dopant profile obtained from uniform impurity sample
    - 2 time x sputtering rate = depth
  - SIMS determines the total, not the electrically active impurity density



Fig. 2.14 Profiles obtained with the ECV profiler and with SIMS. (a)  $p^+(B)/p(B)$  Si and (b)  $n^+$  (As)/p(B) Si. Reprinted after Peiner et al., Ref. 64 by permission of the publisher, the Electrochemical Society, Inc.



# 2.10 Strengths and Weaknesses

| Dopant/Carrier profiling                  | Strengths                                                                                                                                                                                              | Weaknesses                                                                                                                                                                                               |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential Capacitance                  | <ul> <li>Giving carrier density profile with little data processing</li> <li>Non-destructive, well-commercialized</li> </ul>                                                                           | - Limited profile depth by 'zero-bias scr width' and depth by voltage 'breakdown' of heavily doped region                                                                                                |
| Max-Min MOS-C<br>Capacitance              | <ul><li>- Simplicity</li><li>- Just high-frequency C-V required</li></ul>                                                                                                                              | <ul><li>Inability to provide a density profile</li><li>only average value</li></ul>                                                                                                                      |
| Integral Capacitance                      | <ul><li>providing a value for an 'implant dose' and 'depth'</li><li>Accurate (monitoring ion implant uniformities of 1%)</li></ul>                                                                     | - Inability to provide a density profile                                                                                                                                                                 |
| MOSFET<br>Current-Voltage                 | - Applicable for small sample                                                                                                                                                                          | <ul><li>Not found wide application</li><li>Good interpretation(Short &amp; Narrow CE removal) required</li></ul>                                                                                         |
| Spreading Resistance                      | <ul> <li>Well known method in Si Semiconductor industry</li> <li>No depth limit</li> <li>Large doping density range from 10<sup>13</sup> cm<sup>-3</sup> to 10<sup>21</sup> cm<sup>-3</sup></li> </ul> | - Complexity of sample preparation and interpretation (need a mobility values)                                                                                                                           |
| Hall Effect                               | <ul><li>Utilized for profiling, but not a routine for profiling</li><li>Providing average values of carrier density and mobility</li></ul>                                                             | - Inconvenience of providing repeated layer removal                                                                                                                                                      |
| Secondary Ion Mass<br>Spectrometry (SIMS) | <ul><li>Commonly used</li><li>Dopant(not carrier) density profiling</li><li>High spatial resolution</li><li>can be used for any semiconductor</li></ul>                                                | <ul> <li>Complexity of equipment</li> <li>Most sensitive for B in Si, sensitivity reduction for all other impurities</li> <li>reference standard must be used for quantitative interpretation</li> </ul> |



# Homework #1 (due Oct 16<sup>th</sup>)

#### **Chapter 1**

#1.4

#1.5

#1.7

#1.15

#1.16

#1.24

#1.25

#### **Chapter 2**

#2.3

#2.4

#2.16



# **Backup**



# 2.5 Hall Effect and activation energy E<sub>A</sub>

- For a **p-type semiconductor** of doping density N<sub>A</sub>, compensated with donors of density N<sub>D</sub>
  - the hole density is determined from the equation 100

$$\frac{p(p+N_D)-n_i^2}{N_A-N_D-p+n_i^2/p} = \frac{N_v}{q} \exp(-E_A/kT)$$
 (2.49)

① At low temperature where p <<  $N_D$ , p <<  $(N_A-N_D)$ , and  $n_i^2/p\approx 0$ 

$$p \approx \frac{(N_A - N_D)N_v}{gN_D} \exp(-E_A/kT)$$
 (2.50)

2 When N<sub>D</sub> is negligibly small

$$p \approx \sqrt{\frac{(N_A - N_D)N_v}{g}} \exp(-E_A/kT)$$
 (2.51)

3 At higher temperature where p >>  $n_i$ 

$$p \approx N_A - N_D \tag{2.52}$$

4 At still higher temperature, where  $n_i >> p$ 

$$p \approx n_i$$
 (2.53)



Fig. 2.26 Carrier density vs. reciprocal temperature for Si:In with Al and B contamination.  $N_{In} = 4.5 \times 10^{16} \text{ cm}^{-3}$ ,  $E_{In} = 0.164 \text{ eV}$ ,  $N_{Al} = 6.4 \times 10^{13} \text{ cm}^{-3}$ ,  $E_{Al} = 0.07 \text{ eV}$ ,  $N_B = 1.6 \times 10^{13} \text{ cm}^{-3}$ ,  $N_D = 2 \times 10^{13} \text{ cm}^{-3}$ . Reprinted after ref. 101 by permission of IEEE (© 1980, IEEE).